High Performance FIR Filter Design for 6-input LUT Based FPGAs

dc.authoridcini, ugur/0000-0002-9827-7993
dc.authorwosidcini, ugur/AAT-6952-2020
dc.contributor.authorCini, Ugur
dc.contributor.authorAktan, Mustafa
dc.date.accessioned2024-06-12T11:01:53Z
dc.date.available2024-06-12T11:01:53Z
dc.date.issued2015
dc.departmentTrakya Üniversitesien_US
dc.descriptionIEEE Conference on Electronics, Circuits, and Systems (ICECS) -- DEC 06-09, 2015 -- Cairo, EGYPTen_US
dc.description.abstractAdvanced FPGA structures contain 6-input LUT tables suitable for the implementation of complex logic functions in a more compact structure. In this paper, high performance fixed coefficient FIR filters are designed by exploiting the advantages of 6-input LUT structures. Using the proposed methodology, fixed coefficient multiplication and accumulation is employed as only two cascades of 6-input LUTs in the critical path. Therefore high performance FIR filtering is possible without any pipelining in the system. For the multiply-accumulate operations only (6, 3) counters are employed together with redundant carry double save operations. 440 MHz clock frequency is reached for the designed 25 tap FIR filter on the Stratix II family FPGA. The proposed arithmetic structure provides more than 90% speed advantage over hardware multiplier based multiply accumulate operations.en_US
dc.identifier.endpage656en_US
dc.identifier.isbn978-1-5090-0246-7
dc.identifier.scopus2-s2.0-84964904263en_US
dc.identifier.scopusqualityN/Aen_US
dc.identifier.startpage653en_US
dc.identifier.urihttps://hdl.handle.net/20.500.14551/21069
dc.identifier.wosWOS:000380571000164en_US
dc.identifier.wosqualityN/Aen_US
dc.indekslendigikaynakWeb of Scienceen_US
dc.indekslendigikaynakScopusen_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartof2015 Ieee Conference On Electronics, Circuits, And Systems (Icecs)en_US
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.subjectFIR Filteringen_US
dc.subjectCarry Save Adderen_US
dc.subjectCarry Double Saveen_US
dc.subjectFPGA Arithmeticen_US
dc.titleHigh Performance FIR Filter Design for 6-input LUT Based FPGAsen_US
dc.typeConference Objecten_US

Dosyalar